# Chapter 8 Memory System

## **Chapter Outline**

- Basic memory circuits & memory organization
- Memory technology
- Memory hierarchy
- Virtual memory

## **Basic Concepts**

- Access provided by processor-memory interface
- Address and data lines, and also control lines for command (Read/Write), timing, data size
- Memory access time is time from initiation to completion of a word or byte transfer
- Memory cycle time is minimum time delay between initiation of successive transfers
- Random-access memory (RAM) means that access time is same, independent of location



#### Semiconductor RAM Memories

- Memory chips have a common organization
- Cells holding single bits arranged in an array
- Words are rows; cells connected to word lines (cells per row ≠ bits per processor word)
- Cells in columns connect to bit lines
- Sense/Write circuits are interfaces between internal bit lines and data I/O pins of chip
- Typical control pin connections include Read/Write command and chip select (CS)



### Internal Organization and Operation

- Example of 16-word × 8-bit memory chip has decoder to select word line from 4-bit address
- Two complementary bit lines for each data bit
- External source provides stable address bits, and asserts chip-select input with command
- For Read operation, Sense/Write circuits transfer data from selected row to I/O pins
- For Write operation, Sense/Write circuits transfer data from I/O pins to selected cells

#### Static RAMs and CMOS Cell

- Static memories need power to retain state; usually have short access time (few nano secs.)
- A static RAM cell in a chip consists of two cross-connected inverters to form a latch
- Chip implementation typically uses CMOS cell whose advantage is low power consumption
- Two transistors controlled by word line act as switches between the cell and the bit lines
- To write, bit lines driven with desired data

#### Word Line = Ground, transister = OFF, latch retains its state





## **Dynamic RAMs**

- Static RAMs have short access times, but need several transistors per cell, so density is lower
- Dynamic RAMs are simpler for higher density and lower cost, but access times are longer
- Density/cost advantages outweigh slowness
- Dynamic RAMs are widely used in computers
- Cell consists of a transistor and a capacitor
- State is presence/absence of capacitor charge
- Charge leaks away and must be refreshed

To store information in this cell, transistor T is turned on and an appropriate voltage is applied to the bit line. This causes a known amount of charge to be stored in the capacitor.

After the transistor is turned off, the charge remains stored in the capacitor, but not for long. The capacitor begins to discharge. This is because the transistor continues to



## Dynamic RAM Chip Operation

- Reflects general principles of chip operation
- For Read, charge from cells in selected row is checked by sense amplifiers on bit lines
- 1 or 0 if charge is above or below threshold
- Action of sensing the bit lines also causes refresh of charge in all cells of selected row
- For Write, access the row and drive bit lines to alter amount of charge in subset of cells
- Refresh rows periodically to maintain charge

## wad > 100000 8

## More on Dynamic RAM Chips more of words × larget of Iwords 8.





- Consider  $32M \times 8$  chip with  $16K \times 16K$  array
- 16,384 cells per row organized as 2048 bytes<sup>2</sup>
- 14 bits to select row, 11 bits for byte in row
- Use multiplexing of row/column on same pins
- Row/column address latches capture bits
- Row/column address strobe signals for timing (asserted low with row/column address bits)
- Asynchronous DRAMs: delay-based access, external controller refreshes rows periodically



## Fast Page Mode

- In preceding example, all 16,384 cells in a row are accessed (and also refreshed as a result)
- But only 8 bits of data are actually transferred for each full row/column addressing sequence
- For more efficient access to data in same row, latches in sense amplifiers hold cell contents
- For consecutive data, just assert CAS signal and increment column address in same row
- This fast page mode is useful in block transfers

## Synchronous DRAMs

- In early 1990s, DRAM technology enhanced by including clock signal with other chip pins
- More circuitry also added for enhancements
- These chips are called synchronous DRAMs
- Sense amplifiers still have latching capability
- Additional benefits from internal buffering and availability of synchronizing clock signal
- Internal row counter enables built-in refresh instead of relying on external controller



#### **SDRAM Features**

- Synchronous DRAM (SDRAM) chips include data registers as well as address latches
- New access operation can be initiated while data are transferred to or from these registers
- Also have more sophisticated control circuitry
- SDRAM chips require power-up configuration
- Memory controller initializes mode register
- Used to specify burst length for block transfers and also to set delays for control of timing

#### **Efficient Block Transfers**

- Asynchronous DRAM incurs longer delay from CAS assertion for each column address
- Synchronous DRAM reduces delay by having
   CAS assertion once for initial column address
- SDRAM circuitry increments column counter and transfers consecutive data automatically
- Burst length determines number of transfers
- Consider example with burst length of 4,
   RAS delay of 3 cycles, CAS delay of 2 cycles



## Double-Data-Rate (DDR) SDRAM

- Early SDRAMs transferred on rising clock edge
- Later enhanced to use rising and falling edges
- Doubles effective rate after RAS/CAS assertion
- Requires more complex clock/control circuitry
- Internal array access not significantly faster
- How can transfer rate be effectively doubled?
- Interleave consecutive data across two arrays
- Switch between arrays for each clock edge

## Structure of Larger Memories

- Internal chip organization has been discussed
- Larger memories combine multiple chips
- How are these chips connected together?
  - Consider an example based on static memory
  - Memory size is 2M words, each 32 bits in size
  - Implement with  $512K \times 8$  static memory chips
  - 4 chips for 32 bits, 4 groups of 4 chips for 2M



#### Address Decoder and Tri-state Pins

- 2M word-addressable memory needs 21 bits
- Each chip has only 19 address bits  $(2^{19} = 512K)$
- Address bits A<sub>20</sub> and A<sub>19</sub> select one of 4 groups
- Outputs of 2-bit decoder drive chip-select pins
- Only the selected chips respond to request

- Shared data connections need tri-state circuits
- When a chip is not selected (i.e., CS input is 0), its I/O pins are electrically disconnected

## **Expandable Memory Systems**

- DRAM chip capacity has grown over time with 2G bits/chip available now, and more in future
- Individual DRAM chips grouped into a module with aggregate capacity of 4 Gbytes or more
- Module socket interface is standardized SIMM and DIMM
- Enables simple upgrades to increase capacity by replacing smaller modules with larger ones
- Printed-circuit board can have many sockets with common lines for address and data

Memory Controller



- Processor issues all address bits together, but DRAM chips need row/column multiplexing
- A memory controller handles this task and also asserts control signals for proper timing
- A large main memory is implemented using multiple DRAM modules sharing data lines
- Controller decodes high-order address bits to assert chipselect signal of only one module
- Other modules turn off their tri-state outputs

## Read-only Memories

- Static and dynamic RAM chips are volatile, (information retained only when power is on)
- Some applications require information to be retained in memory chips when power is off
- Example: computers without disk drives
- Read-only memory (ROM) chips provide the nonvolatile storage for such applications
- Special writing process sets memory contents
- Read operation is similar to volatile memories

#### **Basic ROM Cell**

- A read-only memory (ROM) has its contents written only once, at the time of manufacture
- The basic ROM cell in such a memory contains a single transistor switch for the bit line
- The other end of the bit line is connected to the power supply through a resistor
- If the transistor is connected to ground,
   bit line voltage is near zero, so cell stores a 0
- Otherwise, bit line voltage is high for a 1



## PROM, EPROM and EEPROM

- Cells of a programmable ROM (PROM) chip may be written after the time of manufacture
- A fuse is burned out with a high current pulse
- An erasable programmable ROM (EPROM)
  uses a special transistor instead of a fuse
- Injecting charge allows transistor to turn on
- Erasure requires UV light to remove all charge
- An electrically erasable ROM (EEPROM) can have individual cells erased with chip in place

## **Direct Memory Access**

- Program-controlled I/O requires processor to intervene frequently for many data transfers
- Overhead is high because each transfer involves only a single word or a single byte
- Interrupt state-saving and operating system also introduce overheads for small data size
- Alternative: direct memory access (DMA)
- Special unit manages the transfer of larger blocks of data between memory & I/O devices

#### **DMA Controller**

- DMA controller is shared, or in each I/O device
- Performs individual memory accesses that would have been done by the processor
- Keeps track of progress with address counter
- Processor initiates DMA controller activity after writing information to special registers (starting address, count, Read/Write, etc.)
- Processor interrupt used to signal completion
- DMA controller examples: disk and Ethernet

## Memory Hierarchy

- Ideal memory is fast, large, and inexpensive
- Not feasible, so use memory hierarchy instead
- Exploits program behavior to make it appear as though memory is fast and large
- Recognizes speed/capacity/cost features of different memory technologies
- Fast static memories are closest to processor
- Slower dynamic memories for more capacity
- Slowest disk memory for even more capacity





## **Memory Hierarchy**

- Processor registers are fastest, but do not use the same address space as the memory
- Cache memory often consists of 2 (or 3) levels, and technology enables on-chip integration
- Holds copies of program instructions and data stored in the large external main memory
- For very large programs, or multiple programs active at the same time, need more storage
- Use disks to hold what exceeds main memory

## Caches and Locality of Reference

- The cache is between processor and memory
- Makes large, slow main memory appear fast
- Effectiveness is based on locality of reference
- Typical program behavior involves executing instructions in loops and accessing array data
- Temporal locality: instructions/data that have been recently accessed are likely to be again
- Spatial locality: *nearby* instructions or data are likely to be accessed after current access



## More Cache Concepts

- To exploit spatial locality, transfer cache block with multiple adjacent words from memory
- Later accesses to nearby words are fast, provided that cache still contains the block
- Mapping function determines where a block from memory is to be located in the cache
- When cache is full, replacement algorithm determines which block to remove for space

## **Cache Operation**

- Processor issues Read and Write requests as if it were accessing main memory directly
- But control circuitry first checks the cache
- If desired information is present in the cache, a read or write hit occurs
- For a read hit, main memory is not involved; the cache provides the desired information
- For a write hit, there are two approaches

## **Handling Cache Writes**

- Write-through protocol: update cache & mem.
- Write-back protocol: only update the cache; memory updated later when block is replaced
- Write-back scheme needs modified or dirty bit to mark blocks that are updated in the cache
- If same location is written repeatedly, then write-back is much better than write-through
- Single memory update is often more efficient, even if writing back unchanged words

## **Handling Cache Misses**

- If desired information is not present in cache, a read or write miss occurs
- For a read miss, the block with desired word is transferred from main memory to the cache
- For a write miss under write-through protocol, information is written to the main memory
- Under write-back protocol, first transfer block containing the addressed word into the cache
- Then overwrite specific word in cached block

## **Mapping Functions**

- Block of consecutive words in main memory must be transferred to the cache after a miss
- The mapping function determines the location
- Study three different mapping functions
- Use small cache with 128 blocks of 16 words
- Use main memory with 64K words (4K blocks)
- Word-addressable memory, so 16-bit address

16 lit address





## **Direct Mapping**

- Simplest approach uses a fixed mapping: memory block  $j \rightarrow$  cache block ( j mod 128 )
- Only one unique location for each mem. block
- Two blocks may contend for same location
- New block always overwrites previous block
- Divide address into 3 fields: word, block, tag
- Block field determines location in cache
- Tag field from original address stored in cache
- Compared with later address for hit or miss

$$\frac{4096}{128} = 32 = 2^5 = 5 \text{ bits for tag}$$

Block 0

Block 1

 $128 = 2^7 = 7 \text{ bits for block}$ 
 $16 = 2^9 = 4 \text{ bits to identify a word in block}$ 



| Tag | Block | Word |                     |
|-----|-------|------|---------------------|
| 5   | 7     | 4    | Main memory address |

Main memory

Block 127

Block 128

Block 129

Block 255

Block 256

Block 257

Block 4095

## **Associative Mapping**

- Full flexibility: locate block anywhere in cache
- Block field of address no longer needs any bits
- Tag field is enlarged to encompass those bits
- Larger tag stored in cache with each block
- For hit/miss, compare all tags simultaneously in parallel against tag field of given address
- This associative search increases complexity
- Flexible mapping also requires appropriate replacement algorithm when cache is full



## **Set-Associative Mapping**

- Combination of direct & associative mapping
- Group blocks of cache into sets
- Block field bits map a block to a unique set
- But any block within a set may be used
- Associative search involves only tags in a set
- Replacement algorithm is only for blocks in set
- Reducing flexibility also reduces complexity
- k blocks/set  $\rightarrow k$ -way set-associative cache
- Direct-mapped = 1-way; associative = all-way



#### Stale Data

- Each block has a valid bit, initialized to 0
- No hit if valid bit is 0, even if tag match occurs
- Valid bit set to 1 when a block placed in cache
- Consider direct memory access with disk drive
- Disk → memory transfers: what about cache?
- Cache may contain stale data from memory,
   so valid bits are cleared to 0 for those blocks
- Memory → disk transfers: avoid stale data by flushing modified blocks from cache to mem.

## LRU Replacement Algorithm

- Replacement is trivial for direct mapping,
   but need a method for associative mapping
   Consider temporal locality of reference and
- Consider temporal locality of reference and use a least-recently-used (LRU) algorithm
- For k-way set associativity, each block in a set has a counter ranging from 0 to k-1
- Hitting on a cache block clears its counter value to 0; others originally lower in set are incremented -> Insures that the least reuntly used block always has the highest counter value oldest

## LRU Replacement Algorithm

If a miss occurs and the set is not full, the counter associated with the new block loaded from the main memory is set to 0, and the values of all other counters are increased by one.

If set is full, replace the block with highest counter value, i.e., k-1. The new block is put in its place, and its counter is set to 0. Other block counters are incremented by one.

## Illustrative Example

$$A(0,i) \leftarrow \frac{A(0,i)}{\left(\sum_{j=0}^{9} A(0,j)\right)/10} \quad \text{for } i=0,1,\ldots,9$$

$$\text{dividing by average of the row for } j:=0 \text{ to } 9 \text{ do}$$

Contents

A(0,0)

A(1,0)

A(2,0)

A(3,0)

A(0,1)

SUM := SUM + A(0,j)

**End** 

AVG := SUM/10

for i := 9 downto 0 do

A(0,i) := A(0,i)/AVG

end

S. Cache has space for only
S. blocks of data

- Each block consists of 16
bit data

- 16 bit address

#### Memory address

| (7A00)   | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| (7A01)   | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| (7.4.00) |   | 1 | 1 | 1 | 1 | ^ | 1 | ^ | ^ | ^ | ^ | ^ | ^ | ^ | 1 | ^ |

(7A02)

(7A03)

1 1 0 1 0 0 0 0 0 0 1 0 0 (7A04)

(7A24)

(7A25)

(7A26)

— Tag for set-associative —

(7A27)

Tag for associative —

A(0,9)

A(1,9)

A(2,9)

A(3,9)

## Illustrative Example (contd.)

Block position

|                   | Contents of data cache after pass: |              |        |        |        |        |        |        |        |  |
|-------------------|------------------------------------|--------------|--------|--------|--------|--------|--------|--------|--------|--|
| Block<br>position | j = 1                              | <i>j</i> = 3 | j = 5  | j = 7  | j = 9  | i = 6  | i = 4  | i = 2  | i = 0  |  |
| 0                 | A(0,0)                             | A(0,2)       | A(0,4) | A(0,6) | A(0,8) | A(0,6) | A(0,4) | A(0,2) | A(0,0) |  |
| 1                 |                                    |              |        |        |        |        |        |        |        |  |
| 2                 |                                    |              |        |        |        |        |        |        |        |  |
| 3                 |                                    |              |        |        |        |        |        |        |        |  |
| 4                 | A(0,1)                             | A(0,3)       | A(0,5) | A(0,7) | A(0,9) | A(0,7) | A(0,5) | A(0,3) | A(0,1) |  |
| 5                 |                                    |              |        |        |        |        |        |        |        |  |
| 6                 |                                    |              |        |        |        |        |        |        |        |  |
| 7                 |                                    |              |        |        |        |        |        |        |        |  |

Contents of a direct-mapped data cache.

|       | Contents of data cache after pass: |        |        |        |        |        |  |  |  |  |
|-------|------------------------------------|--------|--------|--------|--------|--------|--|--|--|--|
|       | <i>j</i> = 3                       | j = 7  | j = 9  | i = 4  | i = 2  | i = 0  |  |  |  |  |
| ſ     | A(0,0)                             | A(0,4) | A(0,8) | A(0,4) | A(0,4) | A(0,0) |  |  |  |  |
| Set 0 | A(0,1)                             | A(0,5) | A(0,9) | A(0,5) | A(0,5) | A(0,1) |  |  |  |  |
| Set 0 | A(0,2)                             | A(0,6) | A(0,6) | A(0,6) | A(0,2) | A(0,2) |  |  |  |  |
| Į     | A(0,3)                             | A(0,7) | A(0,7) | A(0,7) | A(0,3) | A(0,3) |  |  |  |  |
| ſ     |                                    |        |        |        |        |        |  |  |  |  |
| Set 1 |                                    |        |        |        |        |        |  |  |  |  |
| 36(1) |                                    |        |        |        |        |        |  |  |  |  |
| l     |                                    |        |        |        |        |        |  |  |  |  |

Contents of a set-associative-mapped data cache.

|   | Contents of data cache after pass: |        |        |              |        |  |  |  |  |  |  |
|---|------------------------------------|--------|--------|--------------|--------|--|--|--|--|--|--|
| l | j = 7                              | j = 8  | j = 9  | <i>i</i> = 1 | i = 0  |  |  |  |  |  |  |
|   | A(0,0)                             | A(0,8) | A(0,8) | A(0,8)       | A(0,0) |  |  |  |  |  |  |
|   | A(0,1)                             | A(0,1) | A(0,9) | A(0,1)       | A(0,1) |  |  |  |  |  |  |
|   | A(0,2)                             | A(0,2) | A(0,2) | A(0,2)       | A(0,2) |  |  |  |  |  |  |
|   | A(0,3)                             | A(0,3) | A(0,3) | A(0,3)       | A(0,3) |  |  |  |  |  |  |
|   | A(0,4)                             | A(0,4) | A(0,4) | A(0,4)       | A(0,4) |  |  |  |  |  |  |
|   | A(0,5)                             | A(0,5) | A(0,5) | A(0,5)       | A(0,5) |  |  |  |  |  |  |
|   | A(0,6)                             | A(0,6) | A(0,6) | A(0,6)       | A(0,6) |  |  |  |  |  |  |
|   | A(0,7)                             | A(0,7) | A(0,7) | A(0,7)       | A(0,7) |  |  |  |  |  |  |

Contents of an associative-mapped data cache.

#### Performance Consideration

- Hit Rate and Miss Penalty
  - Number of hits as a fraction of all attempted
     accesses is called the hit rate
  - miss rate is the number of misses stated as a fraction of attempted accesses.
  - total access time seen by the processor when a miss occurs as the miss penalty
  - Average time experience by processor:
    - t<sub>avg</sub> = hC + (1-h)M, where h is hit rate, C is cache access time and M is miss penalty

### Performance Consideration (Contd.)

- Access times to the cache and main memory are  $\tau$  and  $10\tau$ , respectively.
- When a cache miss occurs, a block of 8 words is transferred from the main memory to the cache.
- It takes  $10\tau$  to transfer the first word of the block, and the remaining 7 words are transferred at the rate of one word every  $\tau$  seconds.
- Miss penalty also includes a delay of  $\tau$  for the initial access to the cache, which misses, and another delay of  $\tau$  to transfer the word to the processor after the block is loaded into the cache.
- Thus, the miss penalty in this computer is given by:

$$M = \tau + 10\tau + 7\tau + \tau = 19\tau$$
delay to transfer for 1st word for new 7 delay for initial access to eache word to processor words

### Performance Consideration (Contd.)

- Assume that 30 percent of the instructions in a typical program perform a Read or a Write operation
- It means that there are 130 memory accesses for every 100 instructions executed. (100 for furthing + 30% for data access)
- Assume that the hit rates in the cache are 0.95 for instructions and 0.9 for data.
- Assume further that the miss penalty is the same for both read and write accesses

#### Performance Consideration (Contd.)

- Time without cache/ Time with cache =  $(130 \times 10\tau)/(100(0.95\tau + 0.05 \times 19\tau) + 30(0.9\tau + 0.1 \times 19\tau)) = 4.7.$
- Time for Real cache/ Time for Ideal cache =  $(100(0.95\tau + 0.05 \times 19\tau) + 30(0.9\tau + 0.1 \times 19\tau))/(130\tau) = 2.1.$
- For two-level cache with L1 and L2,
  - $t_{avg} = h_1C_1 + (1 h_1)(h_2C_2 + (1-h_2)M)$  where

 $h_1$  is the hit rate for L1,  $h_2$  is the hit rate for L2,  $C_1$  is the time to access data in L1,  $C_2$  is the miss penalty to transfer data from L2 to L1, M is the miss penalty to transfer data from main memory to L2.

## Virtual Memory

- Physical mem. capacity  $\leq$  address space size
- A large program or many active programs may not be entirely resident in the main memory
- Use secondary storage (e.g., magnetic disk) to hold portions exceeding memory capacity
- Needed portions are automatically loaded into the memory, replacing other portions
- Programmers need not be aware of actions;
   virtual memory hides capacity limitations

## Virtual Memory

- Programs written assuming full address space
- Processor issues virtual or logical address
- Must be translated into physical address
- Proceed with normal memory operation when addressed contents are in the memory
- When no current physical address exists, perform actions to place contents in memory
- System may select any physical address;
   no unique assignment for a virtual address

## Memory Management Unit

- Implementation of virtual memory relies on a memory management unit (MMU)
- Maintains virtual→physical address mapping to perform the necessary translation
- When no current physical address exists,
  - MMU invokes operating system services
- Causes transfer of desired contents from disk
  - to the main memory using DMA scheme
- MMU mapping information is also updated



#### **Address Translation**

- Use fixed-length unit of pages (2K-16K bytes)
- Larger size than cache blocks due to slow disks
- For translation, divide address bits into 2 fields
- Lower bits give offset of word within page
- Upper bits give virtual page number (VPN)
- Translation preserves offset bits, but causes
   VPN bits to be replaced with page frame bits
- Page table (stored in the main memory) provides information to perform translation

## Page Table

- MMU must know location of page table
- Page table base register has starting address
- Adding VPN to base register contents gives location of corresponding entry about page
- If page is in memory, table gives frame bits
- Otherwise, table may indicate disk location
- Control bits for each entry include a valid bit and modified bit indicating needed copy-back
- Also have bits for page read/write permissions



Physical address in main memory

#### Translation Lookaside Buffer

- MMU must perform lookup in page table for translation of every virtual address
- For large physical memory, MMU cannot hold entire page table with all of its information
- Translation lookaside buffer (TLB) in the MMU holds recently-accessed entries of page table
- Associative searches are performed on the TLB with virtual addresses to find matching entries
- If miss in TLB, access full table and update TLB



Physical address in main memory

## Page Faults

- A page fault occurs when a virtual address has no corresponding physical address
- MMU raises an interrupt for operating system to place the containing page in the memory
- Operating system selects location using LRU, performing copy-back if needed for old page
- Delay may be long, involving disk accesses, hence another program is selected to execute
- Suspended program restarts later when ready

### Memory Management Requirements

- Virtual address space divided as system space and user space (one space per user)
- One page table per process
- MMU uses Page Table Base Register to determine where the corresponding page table is located
- By changing PTBR content, OS can switch from one space to another
- Processor runs in two modes supervisor mode and user mode
- Privileged instructions can be run in supervisor mode only e.g., update the PTBR. Thus user processes cannot overwrite each other's data
- For data sharing, pages may be shared between processes with control bits set to read/write, etc.

# Sections to Read (From Hamacher's Book)

- Chapter on Memory System
  - All sections and sub-sections except 8.3.5 (Flash Memory) 8.10 (Secondary Storage)